diff options
author | Tibor Frank <tifrank@cisco.com> | 2021-09-29 13:07:03 +0200 |
---|---|---|
committer | Tibor Frank <tifrank@cisco.com> | 2021-09-29 14:25:34 +0000 |
commit | 33eac7ac4d82c96dfac79bfe1bc6f7e06f3e3c47 (patch) | |
tree | 7ab0d9c00f202f5a53f41b83a4152f5d5c1abf10 /docs/report/vpp_performance_tests/throughput_speedup_multi_core/container_memif.rst | |
parent | eecc22d8782a562594d776e962a2fa952635bb5a (diff) |
Report: configure rls2110
Change-Id: I0020d2f11bd027ef80bf77f2e30f9ea19a424aa1
Signed-off-by: Tibor Frank <tifrank@cisco.com>
Diffstat (limited to 'docs/report/vpp_performance_tests/throughput_speedup_multi_core/container_memif.rst')
-rw-r--r-- | docs/report/vpp_performance_tests/throughput_speedup_multi_core/container_memif.rst | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/docs/report/vpp_performance_tests/throughput_speedup_multi_core/container_memif.rst b/docs/report/vpp_performance_tests/throughput_speedup_multi_core/container_memif.rst index b7d1498150..edbd73ad0d 100644 --- a/docs/report/vpp_performance_tests/throughput_speedup_multi_core/container_memif.rst +++ b/docs/report/vpp_performance_tests/throughput_speedup_multi_core/container_memif.rst @@ -15,7 +15,7 @@ running in multiple configurations of VPP worker thread(s), a.k.a. VPP data plane thread(s), and their physical CPU core(s) placement. CSIT source code for the test cases used for plots can be found in -`CSIT git repository <https://git.fd.io/csit/tree/tests/vpp/perf/container_memif?h=rls2106>`_. +`CSIT git repository <https://git.fd.io/csit/tree/tests/vpp/perf/container_memif?h=rls2110>`_. .. toctree:: |