1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
|
/*
* Copyright (c) 2022 Arm and/or its affiliates.
* Licensed under the Apache License, Version 2.0 (the "License");
* you may not use this file except in compliance with the License.
* You may obtain a copy of the License at:
*
* http://www.apache.org/licenses/LICENSE-2.0
*
* Unless required by applicable law or agreed to in writing, software
* distributed under the License is distributed on an "AS IS" BASIS,
* WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
* See the License for the specific language governing permissions and
* limitations under the License.
*/
#include <vnet/vnet.h>
#include <vppinfra/linux/sysfs.h>
#include <perfmon/perfmon.h>
#include <perfmon/arm/events.h>
/* as per .events[n] in PERFMON_REGISTER_BUNDLE */
enum
{
L1D_CACHE,
L1D_CACHE_REFILL,
L2D_CACHE,
L2D_CACHE_REFILL,
L3D_CACHE,
L3D_CACHE_REFILL
};
static u8 *
format_arm_cache_data (u8 *s, va_list *args)
{
perfmon_node_stats_t *ns = va_arg (*args, perfmon_node_stats_t *);
int row = va_arg (*args, int);
switch (row)
{
case 0:
s = format (s, "%.2f", (f64) ns->value[L1D_CACHE] / ns->n_packets);
break;
case 1:
s =
format (s, "%.2f", (f64) ns->value[L1D_CACHE_REFILL] / ns->n_packets);
break;
case 2:
s = format (s, "%.2f%%",
(ns->value[L1D_CACHE] ? (f64) ns->value[L1D_CACHE_REFILL] /
ns->value[L1D_CACHE] * 100 :
0));
break;
case 3:
s = format (s, "%.2f", (f64) ns->value[L2D_CACHE] / ns->n_packets);
break;
case 4:
s =
format (s, "%.2f", (f64) ns->value[L2D_CACHE_REFILL] / ns->n_packets);
break;
case 5:
s = format (s, "%.2f%%",
(ns->value[L2D_CACHE] ? (f64) ns->value[L2D_CACHE_REFILL] /
ns->value[L2D_CACHE] * 100 :
0));
break;
case 6:
s = format (s, "%.2f", (f64) ns->value[L3D_CACHE] / ns->n_packets);
break;
case 7:
s =
format (s, "%.2f", (f64) ns->value[L3D_CACHE_REFILL] / ns->n_packets);
break;
case 8:
s = format (s, "%.2f%%",
(ns->value[L3D_CACHE] ? (f64) ns->value[L3D_CACHE_REFILL] /
ns->value[L3D_CACHE] * 100 :
0));
break;
case 9:
s = format (s, "%llu", ns->n_packets);
break;
}
return s;
}
PERFMON_REGISTER_BUNDLE (arm_cache_data) = {
.name = "cache-data",
.description = "L1D/L2D/L3D data cache accesses and refills per packet",
.source = "arm",
.type = PERFMON_BUNDLE_TYPE_NODE,
.events[0] = ARMV8_PMUV3_L1D_CACHE,
.events[1] = ARMV8_PMUV3_L1D_CACHE_REFILL,
.events[2] = ARMV8_PMUV3_L2D_CACHE,
.events[3] = ARMV8_PMUV3_L2D_CACHE_REFILL,
.events[4] = ARMV8_PMUV3_L3D_CACHE,
.events[5] = ARMV8_PMUV3_L3D_CACHE_REFILL,
.n_events = 6,
.n_columns = 10,
.format_fn = format_arm_cache_data,
.column_headers = PERFMON_STRINGS ("L1D: access", "refill", "\%*",
"L2D: access", "refill", "\%*",
"L3D: access", "refill", "\%*", "pkts"),
/*
* set a bit for every event used in each column
* this allows us to disable columns at bundle registration if an
* event is not supported
*/
.column_events = PERFMON_COLUMN_EVENTS (
SET_BIT (L1D_CACHE), SET_BIT (L1D_CACHE_REFILL),
SET_BIT (L1D_CACHE) | SET_BIT (L1D_CACHE_REFILL), SET_BIT (L2D_CACHE),
SET_BIT (L2D_CACHE_REFILL),
SET_BIT (L2D_CACHE) | SET_BIT (L2D_CACHE_REFILL), SET_BIT (L3D_CACHE),
SET_BIT (L3D_CACHE_REFILL),
SET_BIT (L3D_CACHE) | SET_BIT (L3D_CACHE_REFILL), 0),
.footer = "all stats are per packet except refill rate (\%)\n"
"*\% percentage shown is total refills/accesses\n\n"
"- See Armv8-A Architecture Reference Manual, D7.10 PMU events and"
" event numbers for full description.\n"
};
|