1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
|
/*
* Copyright (c) 2020 Cisco and/or its affiliates.
* Licensed under the Apache License, Version 2.0 (the "License");
* you may not use this file except in compliance with the License.
* You may obtain a copy of the License at:
*
* http://www.apache.org/licenses/LICENSE-2.0
*
* Unless required by applicable law or agreed to in writing, software
* distributed under the License is distributed on an "AS IS" BASIS,
* WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
* See the License for the specific language governing permissions and
* limitations under the License.
*/
#include <vnet/vnet.h>
#include <perfmon/perfmon.h>
#include <perfmon/intel/core.h>
#include <perfmon/intel/dispatch_wrapper.h>
#include <linux/perf_event.h>
static perfmon_event_t events[] = {
#define _(event, umask, edge, any, inv, cmask, n, suffix, desc) \
[INTEL_CORE_E_##n##_##suffix] = { .type = PERF_TYPE_RAW, \
.config = PERF_INTEL_CODE ( \
event, umask, edge, any, inv, cmask), \
.name = #n "." #suffix, \
.description = desc, \
.exclude_kernel = 1 },
foreach_perf_intel_core_event foreach_perf_intel_peusdo_event
foreach_perf_intel_tremont_event
#undef _
};
u8 *
format_intel_core_config (u8 *s, va_list *args)
{
u64 config = va_arg (*args, u64);
u8 v;
s = format (s, "event=0x%02x, umask=0x%02x", config & 0xff,
(config >> 8) & 0xff);
if ((v = (config >> 18) & 1))
s = format (s, ", edge=%u", v);
if ((v = (config >> 19) & 1))
s = format (s, ", pc=%u", v);
if ((v = (config >> 21) & 1))
s = format (s, ", any=%u", v);
if ((v = (config >> 23) & 1))
s = format (s, ", inv=%u", v);
if ((v = (config >> 24) & 0xff))
s = format (s, ", cmask=0x%02x", v);
/* show the raw config, for convenience sake */
if (!((config >> 16) & 0xffff))
s = format (s, ", raw=r%x", config & 0xffff);
return s;
}
static clib_error_t *
intel_core_init (vlib_main_t *vm, perfmon_source_t *src)
{
u32 eax, ebx, ecx, edx;
if (__get_cpuid (0, &eax, &ebx, &ecx, &edx) == 0)
return clib_error_return (0, "unknown CPU (missing cpuid)");
// GenuineIntel
if (ebx != 0x756e6547 || ecx != 0x6c65746e || edx != 0x49656e69)
return clib_error_return (0, "not a IA-32 CPU");
return 0;
}
perfmon_event_type_t
intel_core_get_event_type (u32 event)
{
u64 config = events[event].config;
u8 eventcode = (config & 0xFF);
u8 umask = ((config >> 8) & 0xFF);
if (!eventcode) /* is fixed or pseudo */
{
if (umask >= 0x80) /* is pseudo */
return PERFMON_EVENT_TYPE_PSEUDO;
else /* is fixed */
return PERFMON_EVENT_TYPE_FIXED;
}
else
return PERFMON_EVENT_TYPE_GENERAL;
}
static u8
is_enough_counters (perfmon_bundle_t *b)
{
u8 bl[PERFMON_EVENT_TYPE_MAX];
u8 cpu[PERFMON_EVENT_TYPE_MAX];
clib_memset (&bl, 0, sizeof (bl));
clib_memset (&cpu, 0, sizeof (cpu));
/* how many does this uarch support */
if (!clib_get_pmu_counter_count (&cpu[PERFMON_EVENT_TYPE_FIXED],
&cpu[PERFMON_EVENT_TYPE_GENERAL]))
return 0;
/* how many does the bundle require */
for (u16 i = 0; i < b->n_events; i++)
{
/* if source allows us to identify events, otherwise assume general */
if (b->src->get_event_type)
bl[b->src->get_event_type (b->events[i])]++;
else
bl[PERFMON_EVENT_TYPE_GENERAL]++;
}
/* consciously ignoring pseudo events here */
return cpu[PERFMON_EVENT_TYPE_GENERAL] >= bl[PERFMON_EVENT_TYPE_GENERAL] &&
cpu[PERFMON_EVENT_TYPE_FIXED] >= bl[PERFMON_EVENT_TYPE_FIXED];
}
u8
intel_bundle_supported (perfmon_bundle_t *b)
{
perfmon_cpu_supports_t *supports = b->cpu_supports;
if (!is_enough_counters (b))
return 0;
if (!b->cpu_supports)
return 1;
for (int i = 0; i < b->n_cpu_supports; ++i)
if (supports[i].cpu_supports ())
return 1;
return 0;
}
PERFMON_REGISTER_SOURCE (intel_core) = {
.name = "intel-core",
.description = "intel arch core events",
.events = events,
.n_events = ARRAY_LEN (events),
.init_fn = intel_core_init,
.get_event_type = intel_core_get_event_type,
.format_config = format_intel_core_config,
.bundle_support = intel_bundle_supported,
.config_dispatch_wrapper = intel_config_dispatch_wrapper,
};
|